## Modeling of graphene metal-oxidesemiconductor field-effect transistors with gapless large-area graphene channels

Cite as: J. Appl. Phys. 107, 094505 (2010); https://doi.org/10.1063/1.3357398 Submitted: 05 October 2009 . Accepted: 09 February 2010 . Published Online: 06 May 2010

S. A. Thiele, J. A. Schaefer, and F. Schwierz





### **ARTICLES YOU MAY BE INTERESTED IN**

Carrier statistics and quantum capacitance of graphene sheets and ribbons Applied Physics Letters **91**, 092109 (2007); https://doi.org/10.1063/1.2776887

Realization of a high mobility dual-gated graphene field-effect transistor with  $Al_2O_3$  dielectric Applied Physics Letters **94**, 062107 (2009); https://doi.org/10.1063/1.3077021

Mobility and saturation velocity in graphene on  $SiO_2$ Applied Physics Letters **97**, 082112 (2010); https://doi.org/10.1063/1.3483130





# Modeling of graphene metal-oxide-semiconductor field-effect transistors with gapless large-area graphene channels

S. A. Thiele, <sup>1</sup> J. A. Schaefer, <sup>2</sup> and F. Schwierz <sup>1,a)</sup>

<sup>1</sup>Institut für Mikro- und Nanoelektronik and Institut für Mikro- und Nanotechnologien, Technische Universität Ilmenau, PF 100565, 98684 Ilmenau, Germany

(Received 5 October 2009; accepted 9 February 2010; published online 6 May 2010)

A quasianalytical modeling approach for graphene metal-oxide-semiconductor field-effect transistors (MOSFETs) with gapless large-area graphene channels is presented. The model allows the calculation of the *I-V* characteristics, the small-signal behavior, and the cutoff frequency of graphene MOSFETs. It applies a correct formulation of the density of states in large-area graphene to calculate the carrier-density-dependent quantum capacitance, a steady-state velocity-field characteristics with soft saturation to describe the carrier transport, and takes the source/drain series resistances into account. The modeled drain currents and transconductances show very good agreement with experimental data taken from the literature {Meric *et al.*, [Nat. Nanotechnol. 3, 654 (2008)] and Kedzierski *et al.*, [IEEE Electron Device Lett. 30, 745 (2009)]}. In particular, the model properly reproduces the peculiar saturation behavior of graphene MOSFETs with gapless channels. © 2010 American Institute of Physics. [doi:10.1063/1.3357398]

### I. INTRODUCTION

Graphene is a new carbon-based, purely two-dimensional material discovered only six years ago. <sup>1,2</sup> It shows a multitude of fascinating properties and the prospect of ultrahigh carrier mobilities exceeding those of the conventional semiconductors. <sup>1,3–5</sup> This has motivated intensive work focused on the development of graphene metal-oxide-semiconductor field-effect transistors (MOSFETs). <sup>6–12</sup>

Since large-area graphene has no band gap, graphene MOSFETs with large-area graphene channels do not switch off and are not suited for logic applications. For radio frequency (rf) transistors, on the other hand, complete switch off is not mandatory. Recently, rf graphene MOSFETs with large-area graphene channels showing cutoff frequencies  $f_{\rm T}$ in the Gigahertz range have been realized 10-12 and a record  $f_{\rm T}$  of 100 GHz has been reported for a 240-nm gate transistor. 10 If graphene is narrowed into slender graphene nanoribbon (GNRs), a sizeable band gap opens. 13,14 Graphene MOSFETs with GNR channels showing complete switch off and large on-off rations have been demonstrated<sup>7,15</sup> and are considered as a possible building block for future logic circuits. In the following, the abbreviation GFET will be used for graphene MOSFETs with gapless large-area graphene channel, while graphene MOSFETs with semiconducting GNR channels will be designated as GNR MOSFETs.

The first experimental GFETs did show either no saturation of the drain current at all or only very weak saturation. Only since late 2008, GFETs with saturated output characteristics have been reported. However, the saturation of these transistors is peculiar since it shows a kinklike feature, i.e., an inflection point followed by a subsequent increase in

the current at high drain voltages. A phenomenological explanation for this behavior has been proposed in Ref. 8. Recently the importance of a pronounced drain current saturation for the frequency performance of FETs has been discussed and by qualitative arguments it has been shown that this type of saturation behavior observed for GFETs in Refs. 8 and 9 is not desirable since it limits the transistor's rf performance. <sup>16</sup>

While extensive theoretical studies on the dc characteristics of GNR FETs have been published, e.g, <sup>17–19</sup> there is only a few reports on the modeling and simulation of the dc behavior of GFETs. In Ref. 20 the drain currents of GFETs in the ballistic limit have been simulated using the nonequilibrium Green's function formalism and in Ref. 8 the *I-V* characteristics of GFETs have been calculated using a quasianalytical approach.

The aim of the present paper is to derive a model for GFETs that properly reproduces the peculiar saturation behavior and that allows the modeling of the small-signal behavior and the cutoff frequency of these transistors. The ideas formulated in Refs. 8 and 12 serve as the starting point of the model derivation. It should be noted that the focus of the present paper is the development of a suitable modeling framework while a quantitative assessment of GFET performance limits is beyond the scope of this work.

The paper is organized as follows. In Sec. II, the theory do describe the dc behavior of GFETs is presented and Sec. III deals with the modeling of the small-signal parameters and the cutoff frequency. Modeling results are presented and compared with experimental data in Sec. IV and finally Sec. V concludes the paper.

<sup>&</sup>lt;sup>2</sup>Institut für Physik and Institut für Mikro- und Nanotechnologien, Technische Universität Ilmenau, PF 100565, 98684 Ilmenau, Germany

<sup>&</sup>lt;sup>a)</sup>Electronic mail: frank.schwierz@tu-ilmenau.de.

FIG. 1. (Color online) Cross section of the model GFET. The voltages  $V_{\mathrm{GS-top,ext}},~V_{\mathrm{DS,ext}},~$  and  $V_{\mathrm{GS-back,ext}}$  are the external, i.e., terminal, top-gate-source, drain-source, and backgate-source voltages. The corresponding internal voltages (not shown in the Fig.) are  $V_{\mathrm{GS-top}},~V_{\mathrm{DS}}$ , and  $V_{\mathrm{GS-back}}.$ 

Back gate

### II. GFET DC MODEL

#### A. Model transistor

In the following we focus on p-channel GFETs, but an analogous approach applies to n-channel transistors as well. Figure 1 shows the cross-section of our model transistor. It consists of a large-area graphene channel located on a thick  $SiO_2$  layer that is grown on a heavily doped Si wafer. The  $SiO_2$  serves as the backgate dielectric and the Si wafer acts as backgate. By applying a constant backgate voltage, the conductivity type of the channel can be adjusted. The ohmic source/drain contacts and the top-gate stack consisting of the top-gate dielectric and the gate with length L are located on top of the graphene channel. The source is grounded and the zero source potential serves as the reference potential in the device.

In general, the drain current  $I_D$  of a field-effect transistor can be expressed as

$$I_{\rm D} = -q\rho_{\rm sh}(x)v(x)W = -q\rho_{\rm sh}[V(x)]v[V(x)]W, \tag{1}$$

where q is the elementary charge,  $\rho_{\rm sh}(x)$  the free carrier sheet density in the channel at position x, v(x) the carrier drift velocity, and W the gate width. To each position x in the channel belongs a certain local potential V(x). Therefore, the x dependence of  $\rho_{\rm sh}$  and v can be translated into a V(x) dependence as shown on the right-hand-side of Eq. (1).

### B. Calculation of the carrier sheet density and quantum capacitance

Graphene behaves differently compared to the channel materials of conventional MOSFETs in several respects. Therefore, in the following the calculation of the carrier sheet density in a graphene MOS channel including the quantum capacitance is presented in detail. It is known from general MOS theory that the gate capacitance (per unit area)  $C_{\rm G}$  of a MOS structure with a semiconductor having a finite density of states (DOS) cannot be described properly by the oxide capacitance  $C_{\rm ox}$  alone:

$$C_{\rm G} \neq C_{\rm ox} = \frac{\varepsilon_{\rm ox}}{t_{\rm ox}},$$
 (2)

where  $\varepsilon_{\rm ox}$  and  $t_{\rm ox}$  are the dielectric constant and the thickness of the gate oxide. Instead, the gate capacitance has to be considered as a series connection of the oxide capacitance, the quantum capacitance  $C_{\rm q}$  accounting for the limited DOS, and a capacitance  $C_{\rm th}$  taking the finite (nonzero) thickness of the mobile sheet charge in the semiconductor into account. Thanks to the purely two-dimensional nature of graphene, the capacitance  $C_{\rm th}$  can be neglected for graphene MOS structures. It is important, however, to take the effect of the quantum capacitance into account properly. Therefore, we consider the gate capacitance as the series connection of  $C_{\rm ox}$  and  $C_{\rm q}$  and the voltage drop across  $C_{\rm q}$  as the sum of the voltage drops across  $C_{\rm ox}$  and across  $C_{\rm q}$ . The voltage across  $C_{\rm q}$  is called  $V_{\rm ch}$  in the following.

First, expressions for the hole and electron sheet densities in graphene MOS structures with only one gate on top, i.e., without a backgate, are established. Large-area graphene shows a linear dispersion relation around the K point of the Brillouin zone that can be written as<sup>22</sup>

$$E(K) - E_{\rm CV} = E(k) = s\hbar v_{\rm F}|k|, \tag{3}$$

where E is the energy, s is 1 in the conduction band and -1 in the valence band,  $\hbar$  the reduced Planck constant,  $v_{\rm F}$  the Fermi velocity equal to  $10^8$  cm/s, and k is the wave vector (measured from the K point). Due to the zero band gap the conduction band minimum  $E_{\rm C}$  and the valence band maximum  $E_{\rm V}$  coincide, i.e.,  $E_{\rm C}{=}E_{\rm V}{=}E_{\rm CV}$ . In ideal undoped and unbiased graphene the Fermi level  $E_{\rm F}$  is located at  $E_{\rm CV}$ . Thus, any variation in the Fermi level by an applied gate voltage is equivalent to the voltage drop across  $C_{\rm q}$ , i.e.,  $E_{\rm F}$   $-E_{\rm CV}{=}q\times V_{\rm ch}$ .

The number of available states N in k space is given by

$$N = g_{\rm S}g_{\rm D}\frac{\pi k^2}{(2\pi/L)^2} = \frac{g_{\rm S}g_{\rm D}Ak^2}{4\pi} = \frac{g_{\rm S}g_{\rm D}A}{4\pi} \left(\frac{E - E_{\rm CV}}{\hbar v_{\rm F}}\right)^2, \quad (4)$$

where  $g_S$  and  $g_D$  are the spin and valley degeneracy factors, and  $A=L^2$  is the graphene area in real space. Using Eq. (4), with  $g_S=g_D=2$ , the DOS per unit area D(E) for graphene is obtained as

$$D(E) = \frac{1}{A} \frac{dN}{dE} = \frac{2}{\pi} \frac{|E - E_{\text{CV}}|}{(\hbar v_{\text{F}})^2}.$$
 (5)

The next step is to derive expressions for the gate voltage dependence of the hole and electron sheet densities in the graphene channel. The hole sheet density is given by

$$p = \int_{-\infty}^{E_{\text{CV}}} D(E)[1 - f(E)] dE,$$
 (6)

where f(E) is the Fermi-Dirac distribution. It can be shown that using D(E) from Eq. (5) and the usual expression for f(E), and changing the integration limits, Eq. (6) becomes

$$p = \int_{-\infty}^{E_{\text{CV}}} \frac{2}{\pi} \frac{|E - E_{\text{CV}}|}{(\hbar v_{\text{F}})^2} [1 - f(E)] dE$$

$$= \int_{-E_{\text{CV}}}^{\infty} \frac{2}{\pi} \frac{E + E_{\text{CV}}}{(\hbar v_{\text{F}})^2} \frac{1}{\exp\left(\frac{E + E_{\text{F}}}{k_{\text{P}}T}\right) + 1} dE.$$
 (7)

Using  $E_{\rm CV}$  as reference energy (i.e.,  $E_{\rm CV}$ =0 and  $E_{\rm F}$ = $q\times V_{\rm ch}$ ) we get

$$p = \frac{2}{\pi (\hbar v_{\rm F})^2} \int_0^\infty \frac{E}{\exp\left(\frac{E + E_{\rm F}}{k_{\rm D} T}\right) + 1} dE.$$
 (8)

A similar expression can be derived for the electron sheet density in graphene. The overall net mobile sheet charge density  $Q_{\rm sh}$  in the graphene channel is simply the difference between the hole and electron sheet densities multiplied by the elementary charge, i.e.,  $Q_{\rm sh} = q \times (p-n)$ :

$$Q_{\rm sh} = q \frac{2}{\pi (\hbar v_{\rm F})^2} \int_0^\infty E \left[ \frac{1}{\exp\left(\frac{E + E_{\rm F}}{k_{\rm B} T}\right) + 1} - \frac{1}{\exp\left(\frac{E - E_{\rm F}}{k_{\rm B} T}\right) + 1} \right] dE.$$
 (9)

An approach to calculate the quantum capacitance for graphene MOS structures has been presented in Ref. 22. Following the treatment from Ref. 22, the quantum capacitance is defined as the derivative of the net channel sheet charge density  $Q_{\rm sh}$  with respect to  $V_{\rm ch}$ 

$$C_q = -\frac{d Q_{\rm sh}}{d V_{\rm ch}}. (10)$$

The minus sign stems from the fact that a more positive gate voltage results in a more positive channel voltage and thus leads to a more negative charge in the graphene. Taking the derivative and carrying out some algebraic manipulations one arrives at<sup>22</sup>

$$C_q = \frac{2q^2 k_{\rm B}T}{\pi (\hbar v_{\rm F})^2} \ln \left[ 2 \left( 1 + \cosh \frac{qV_{\rm ch}}{k_{\rm B}T} \right) \right]. \tag{11}$$

Under the condition  $q \times V_{ch} \gg k_{\rm B}T$  this expression can be simplified to<sup>22</sup>

$$C_{q} = \frac{2q^{2}}{\pi} \frac{q|V_{\text{ch}}|}{(\hbar v_{\text{F}})^{2}}.$$
 (12)

Equation (12), together with Eq. (10), leads to the useful expression

$$Q_{\rm sh} = -\int C_q dV_{\rm ch} = -\frac{1}{2}C_q V_{\rm ch}.$$
 (13)

Note that  $Q_{\rm sh}$  is not equal to  $-C_{\rm q}V_{\rm ch}$  as one would expect for a classical plate capacitor but only half of it due to the specific dependence of  $C_{\rm q}$  on  $V_{\rm ch}$  as shown in Eq. (12).

Now the model is applied to a transistor having both top-gate and backgate. To this end the oxide capacitance of



FIG. 2. Equivalent capacitive circuit of a GFET with both top-gate and backgate.  $C_{\text{ox-top}}$  and  $C_{\text{ox-back}}$  are the oxide capacitances of the two gates. Note that the voltages  $V_{\text{GS-top}}$  and  $V_{\text{GS-back}}$  refer to the internal voltages.

the backgate oxide,  $C_{\rm ox-back}$ , is added and a capacitive network consisting of  $C_{\rm q}$ ,  $C_{\rm ox-back}$ , and  $C_{\rm ox-top}$  as shown in the equivalent circuit in Fig. 2 is to be considered. Here, V(x) is the voltage drop in the graphene channel. It is zero at x=0 and equal to the drain-source voltage  $V_{\rm DS}$  at x=L.

Applying Kirchhoff's laws to the equivalent circuit from Fig. 2, the following equation connecting  $V_{\rm ch}$ , V(x), and the top-gate and backgate voltages  $V_{\rm GS-top}$  and  $V_{\rm GS-back}$  is obtained

$$V_{\text{ch}} = \left[V_{\text{GS-top}} - V(x)\right] \frac{C_{\text{ox-top}}}{C_{\text{ox-top}} + C_{\text{ox-back}} + \frac{1}{2}C_q} + \left[V_{\text{GS-back}}\right]$$

$$-V(x)]\frac{C_{\text{ox-back}}}{C_{\text{ox-top}} + C_{\text{ox-back}} + \frac{1}{2}C_q}$$
(14)

Note the prefactor 1/2 of  $C_{\rm q}$  those results from Eq. (13). Since  $C_{\rm q}$  is not constant but depends on  $V_{\rm ch}$ , Eqs. (12) and (14) have to be solved self-consistently. The solution provides the values for  $C_{\rm q}$  and  $V_{\rm ch}$ . Using Eq. (13), we finally get the carrier sheet density as

$$q\rho_{\rm sh} = Q_{\rm sh} = \left| -\frac{1}{2}C_q V_{\rm ch} \right|,$$
 (15)

which will be needed for the calculation of the drain current.

So far the fact that the gate and the graphene channel may possess different work functions has been neglected. This work function difference, together with possibly existing charged interface states at the graphene/oxide interfaces and an intentional or unintentional doping of the graphene contribute to the potential conditions and to the carrier sheet densities in the graphene channel. This is taken into account by replacing  $V_{\text{GS-top}}$  in Eq. (14) by the effective top-gate-source voltage  $V_{\text{GS-top},\text{eff}}$  given by

$$V_{\text{GS-top,eff}} = V_{\text{GS-top}} - V_{\text{GS-top0}}, \tag{16}$$

where  $V_{\rm GS-top0}$  is the top-gate voltage at the Dirac point (where the carrier sheet density becomes minimal) for zero applied backgate and drain-source voltages. Similarly, for the backgate a voltage  $V_{\rm GS-back0}$  is introduced. The role of  $V_{\rm GS-top0}$  and  $V_{\rm GS-back0}$  is similar to that of the flatband voltage in a conventional Si MOS structure. Finally, there is always a minimum sheet carrier concentration  $\rho_{\rm sh0}$  caused by disorder

and thermal excitation in a graphene channel that has to be added to  $\rho_{\rm sh}$ .  $^{8,24}$ 

### C. Calculation of the drain current

For the calculation of the drain current we go back to Eq. (1) and now focus on the carrier velocity v=v(x). Monte Carlo simulations have shown that the steady-state velocity-field characteristics of graphene shows a soft saturation  $^{25-27}$  that can be approximated by the expression

$$v = \frac{\mu \mathcal{E}}{1 + \frac{\mu |\mathcal{E}|}{v_{\text{sat}}}},\tag{17}$$

where  $\mathcal{E}$  is the electric field,  $\mu$  is the carrier low-field mobility, and  $v_{\rm sat}$  is the saturation velocity. In a graphene channel located on SiO<sub>2</sub> the maximum carrier velocity, i.e., the saturation velocity, is strongly affected by remote interfacial phonon scattering. It has been shown that mainly the two surface optical phonons of SiO<sub>2</sub> with energies of 59 and 155 meV are involved in this process. With sufficient accuracy, the phenomenon can be described by only one phonon with an effective energy  $\hbar\Omega$ . This approach has been used in Ref. 8 to derive an expression for the saturation velocity which depends on this effective energy and therefore also on the sheet carrier density  $\rho_{\rm Sh}$ 

$$v_{\rm sat} = \frac{\Omega}{\sqrt{\pi \rho_{\rm sh}}},\tag{18}$$

Meric *et al.*<sup>12</sup> suggested that the effect of carrier-phonon interactions in GFET channels is overestimated by Eq. (18) and introduced a correction term. We follow this approach by introducing a correction term  $A \times V^2(x)$  and model the saturation velocity by

$$v_{\text{sat}} = \frac{\Omega}{(\pi \rho_{\text{sh}})^{0.5 + AV^2(x)}}.$$
 (19)

Note that Eq. (19) is a correlation equation providing  $v_{\rm sat}$  in cm/s when  $\rho_{\rm sh}$  is used in cm<sup>-2</sup>, V(x) in V, and A as a dimensionless empirical factor of the order of  $10^{-3}$ .

Applying  $\mathcal{E}=-dV(x)/dx$  and combining Eqs. (19), (17), and (1), the drain current becomes

$$I_D = -q\rho_{\rm sh} \frac{\mu(-dV/dx)}{1 + \frac{\mu(-dV/dx)}{v_{\rm sat}}} W,$$
(20)

where V=V(x). Solving this equation by the separation of variables, integrating the left-hand-side over x from x=0 to x=L, and the right-hand-side over V(x) from V(0)=0 to  $V(L)=V_{\rm DS}$  results in the final expression of the drain current:

$$I_D = q\mu W \frac{\int_0^{V_{\rm DS}} \rho_{\rm sh} dV}{L - \mu \int_0^{V_{\rm DS}} \frac{1}{v_{\rm sat}} dV}.$$
 (21)

As a last step, the source/drain series resistances are taken into account by relating the external terminal voltages



FIG. 3. Small-signal equivalent circuit of a GFET.

 $V_{\rm DS,ext}$ ,  $V_{\rm GS-top,ext}$ , and  $V_{\rm GS-back,ext}$  to the corresponding internal voltages  $V_{\rm DS}$ ,  $V_{\rm GS-top}$ , and  $V_{\rm GS-back}$ .

### III. GFET SMALL-SIGNAL AND RF MODEL

The small-signal and rf behavior of GFETs can be modeled by a small-signal equivalent circuit commonly used for rf FETs as shown in Fig. 3.<sup>29</sup> The intrinsic transistor is described by the transconductance  $g_{\rm m}$ , the drain conductance  $g_{\rm ds}$ , the gate-source capacitance  $C_{\rm gs}$ , and the gate-drain capacitance  $C_{\rm gd}$ .

The transconductance is defined as the variation in the drain current caused by a small variation in the top-gate voltage  $V_{\text{GS-top}}$  as

$$g_m = \frac{dI_D}{dV_{\text{GS-top}}} \bigg|_{V_{\text{De}} = \text{const.}} \tag{22}$$

The drain conductance is the inverse of the differential drain resistance  $r_{\rm ds}$  from Fig. 3 and is defined as the variation in  $I_{\rm D}$  caused by a small variation in  $V_{\rm DS}$  given by

$$g_{\rm ds} = \frac{1}{r_{\rm ds}} = \left. \frac{dI_D}{dV_{\rm DS}} \right|_{V_{\rm GS-top} = {\rm const.}}$$
 (23)

The mobile channel charge depends on the top-gate and drain-source voltages  $V_{\rm GS-top}$  and  $V_{\rm DS}$ . This dependence is modeled by the gate-source capacitance  $C_{\rm gs}$  and the gate-drain capacitance  $C_{\rm gd}$  defined as

$$C_{\rm gs} = - \left. \frac{dQ_{\rm ch}}{dV_{\rm GS-top}} \right|_{V_{\rm DS} = {\rm const.}}, \tag{24}$$

and

$$C_{\rm gd} = - \left. \frac{dQ_{\rm ch}}{dV_{\rm DS}} \right|_{V_{\rm GS-ton} = {\rm const.}}$$
 (25)

The overall net channel charge is calculated by

$$Q_{\rm ch} = qW \int_{0}^{L} [p(x) - n(x)] dx.$$
 (26)

The x dependence of the local hole and electron sheet densities can be translated into a dependence on the local voltage V(x). Using



FIG. 4. (Color online) Gate capacitance  $C_{\rm G}$ , quantum capacitance  $C_{\rm q}$ , and oxide capacitance  $C_{\rm ox}$  of a graphene MOS structure as a function of gate voltage.

$$\frac{dx}{dV} = \frac{q\rho_{\rm sh}\mu W}{I_D} + \frac{\mu}{v_{\rm sat}},\tag{27}$$

obtained from Eq. (20), the overall net channel charge can be expressed as

$$Q_{\rm ch} = qW \int_0^{V_{\rm DS}} (p - n) \left( \frac{q\rho_{\rm sh}\mu W}{I_D} + \frac{\mu}{v_{\rm sat}} \right) dV. \tag{28}$$

Note that in Eqs. (22)–(28) the internal voltages have to be used. Finally, with the help of the equivalent circuit from Fig. 3 the cutoff frequency  $f_{\rm T}$  of the GFET can be calculated as  $^{30,31}$ 

$$f_{\rm T} = \frac{g_{\rm m}}{2\pi\{(C_{\rm gs} + C_{\rm gd})[1 + g_{\rm ds}(R_{\rm S} + R_{\rm D})] + C_{\rm gd}g_{\rm m}(R_{\rm S} + R_{\rm D})\}}.$$
(29)

### **IV. RESULTS**

First we investigate the effect of the quantum capacitance on the overall gate capacitance. To this end, a simplified graphene MOS structure without backgate, a 3-nm  ${
m SiO_2}$  top-gate dielectric, zero  $V_{{
m GS-top0}}$ , and zero applied  $V_{{
m DS}}$  is considered. Figure 4 shows the calculated overall gate capacitance.

TABLE I. Dimensions and parameters of the modeled GFET1 and GFET2 from Figs. 5(a) and 5(c).

|                                     | GFET1                | GFET2              |
|-------------------------------------|----------------------|--------------------|
| $L(\mu m)$                          | 1                    | 10                 |
| $W(\mu m)$                          | 2.1                  | 5                  |
| $t_{\text{ox-top}}(\text{nm})$      | 15                   | 40                 |
| $t_{\text{ox-back}}(\text{nm})$     | 285                  | •••                |
| $V_{\mathrm{GS-top0}}(\mathrm{V})$  | 1.45                 | 0.95               |
| $V_{\text{GS-back0}}(V)$            | 2.7                  |                    |
| $\rho_{\rm sh0}({\rm cm}^{-2})$     | $1.5 \times 10^{12}$ | $3 \times 10^{11}$ |
| $R_{\rm S} = R_{\rm D}(\Omega)$     | 900                  | 320                |
| $\mu_{\rm p}({\rm cm}^2/{\rm V~s})$ | 1500                 | 6500               |
| $\mu_{\rm n}({\rm cm}^2/{\rm V~s})$ | 1500                 | 6500               |
| $\hbar\Omega(\text{meV})$           | 55                   | 99                 |
| $V_{\text{GS-back},\text{ext}}(V)$  | -40                  |                    |



FIG. 5. (Color online) (a) Modeled output characteristics of GFET1 (lines) and comparison with experimental data from Ref. 8 (symbols). (b) Modeled transfer characteristics of GFET1. (c) Modeled output characteristics of GFET2 (lines) and comparison with experimental data from Ref. 9 (symbols).

0.6

0.4

8.0

Negative drain-source voltage (V)

1.2

1.0

0.0

(c)

0.2

tance given by  $C_G = C_{ox} \times C_q / (C_{ox} + C_q)$ , the quantum capacitance  $C_q$ , and the oxide capacitance  $C_{ox}$  as a function of gate voltage. In the voltage range shown the quantum capacitance varies by a factor 7.5 and the overall gate capacitance by a



FIG. 6. (Color online) Conditions in the channel of a GFET. (a) Conditions at the inflection point of the output characteristics occurring for  $V_{\text{GS-top}} = V_{\text{DS}} = -1$  V. The entire channel shows p-type conduction. (b) Conditions for  $V_{\text{GS-top}} = -1$  V and  $V_{\text{DS}} = -1.5$  V, i.e., beyond the inflection point. Near drain the conduction type of the channel changes from p-type to n-type.

factor of two. This shows that a correct treatment of the quantum capacitance including its voltage dependence is important for an accurate modeling of GFETs.

Next the GFET reported in Ref. 8 is considered. This transistor is called GFET1 and features an exfoliated graphene channel, an  $HfO_2$  top gate dielectric (relative dielectric constant  $\varepsilon_r$ =16), and a  $SiO_2$  backgate dielectric. Table I summarizes the GFET dimensions and the parameters used for the modeling.

Figure 5(a) shows the modeled output characteristics for this transistor. For -40 V applied backgate voltage the transistor behaves as a p-channel FET. The comparison of our modeled output characteristics with the experimental results from Ref. 8 shows an excellent agreement. Merely for large (absolute) values of the applied top-gate and drain-source voltages the modeled currents are slightly below the experimental data. Figure 5(b) shows the calculated transfer characteristics. It can be seen that the Dirac point shifts when the drain-source voltage is varied. Such a shift is observed in experimental GFETs as well. 32,33 The output characteristics from Fig. 5(a) deserve a closer inspection. While in the shown  $V_{\rm DS}$  range the upper three curves for  $V_{\rm GS-top} = -3$ , -1.9, and -1.5 V seemingly have a shape as known from conventional FETs, i.e., a linear region followed by a saturation of the drain current, the curve for  $V_{GS-top}=0$  V shows a kinklike shape with an inflection point around 1.7 V, followed by a subsequent increase in  $I_D$  (like a "second" linear region). It should be noted that at higher drain-source voltages the I-V curves for more negative gate voltages also show an inflection point. Meric et al.8 have attributed this behavior to a change in the conduction type at the drain end of the channel from p-type to n-type.

In the following, this peculiar behavior is discussed in more detail. To this end, we have simulated a simplified GFET structure having no backgate, zero series resistances, and a zero  $V_{\rm GS-top0}$ , while the remaining parameters are those from Table I. Figure 6 shows the conditions in the channel for two different drain voltages of -1 and -1.5 V.

Let us start the discussion for an applied  $V_{\text{GS-top}} = -1$  V and zero  $V_{\rm DS}$ . Then the hole concentration is constant at any position in the channel and no current is flowing. If we gradually vary  $V_{\rm DS}$  to -1 V, an increasing current flows and the hole concentration at x=L decreases for increasing absolute  $V_{DS}$ . At  $V_{DS}=-1$  V the Fermi level at the source end of the channel (x=0) is at 0 eV and at the drain end (x=L) it is shifted downwards by 1 eV due to  $V_{DS}$ . Thus, the local gateto-channel voltage is -1 V at x=0 and zero at x=L as shown in Fig. 6(a). The bottom of the conduction band is shifted upwards by  $V_{\rm ch}$  with respect to  $E_{\rm F}$  at the source end of the channel, which results in a p-type (i.e., hole) conduction. At x=L, the bottom of the conduction band is located just at  $E_{\rm F}$ —this corresponds to the Dirac condition, i.e., zero gateinduced carriers in the graphene and  $\rho_{sh} = \rho_{sh0}$ . We are now at the inflection point of the  $I_D$ - $V_{DS}$  characteristics.

If  $V_{\rm DS}$  is further decreased to -1.5 V, see Fig. 6(b), we will obtain a positive gate-to-channel voltage of +0.5 V at x=L. This gives rise to an accumulation of electrons and a corresponding increase in the carrier density leading to a further increase in the current. Now the majority charge carriers are holes at the source end of the channel and electrons at the drain end. In other words, ambipolar conduction occurs and the conductivity type of the channel changes between source and drain. Such a behavior is specific for GFETs, caused by the gapless nature of the channel, and does not occur in conventional field-effect transistors.

In order to demonstrate that our model is not tailored for a specific transistor but is capable to reproduce the *I-V* characteristics of GFETs in general, we have modeled the output



FIG. 7. (Color online) (a) Modeled and measured transconductance of GFET1 from Table I as a function of drain-source voltage for zero applied top-gate voltage. The experimental  $g_{\rm m}$  data are taken from Ref. 8. Also shown is the simulated cutoff frequency. (b) Simulated peak  $f_{\rm T}$  vs applied top-gate voltage. Note that the modeled peak  $f_{\rm T}$  is shown for the top-gate voltage range where the drain voltage for the onset of the second linear regime could be verified by the experimental data from Ref. 8.

characteristic of a completely different GFET that was presented in Ref. 9. This transistor we call GFET2 was made by transferring graphene grown on Ni onto SiO<sub>2</sub>. The output characteristics of this GFET have been calculated using the parameters from Table I and show also a very good agreement with experimental data, see Fig. 5(c).

We now come back to the GFET1 from Table I. The modeled transconductance versus drain-source voltage characteristics of this transistor, together with experimental data from, are shown in Fig. 7(a). The important features of the experimental curves, i.e., the peak  $g_{\rm m}$  of 0.3 mS at -1.7 V drain-source voltage and the absence of a  $g_{\rm m}$  plateau as usually found for conventional transistors, are reproduced properly by the model. Also shown is the modeled cutoff frequency. As expected from Eq. (29), the trend of  $f_T$ qualitatively follows that of the transconductance. The peak  $f_{\rm T}$  is 3 GHz and occurs at  $V_{\rm DS}$ =1.7 V, i.e., at the inflection point of the output characteristics. Since for the transistor under consideration zero  $V_{\text{GS-top}}$  is not the optimum bias condition for high  $f_T$ , in Fig. 7(b) the peak  $f_T$  of the GFET is shown as a function of  $V_{\text{GS-top}}$ . The peak  $f_{\text{T}}$  increases for more negative  $V_{\text{GS-top}}$  and reaches almost 20 GHz for  $V_{\text{GS-top}} = -2 \text{ V}.$ 



FIG. 8. Calculated dependence of the cutoff frequency of GFET1 from Table I for zero applied top-gate voltage (a) on the gate length and (b) on the residual carrier sheet density.

Finally, the effects of the gate length L, residual carrier sheet density  $\rho_{\rm sh0}$ , mobility  $\mu$ , and series resistances on the cutoff frequency are investigated. Figure 8 shows the modeled cutoff frequency of GFET1 from Table I as a function of gate length and residual carrier sheet density. The calculations have been carried out exemplarily for zero  $V_{\rm GS-top}$ . As expected, shorter gates cause significantly enhanced cutoff frequencies. Shortening the gate from 1 to 0.2  $\mu$ m leads to an increase in  $f_{\rm T}$  by one order of magnitude. Interestingly, the residual carrier density has also a sizeable effect on  $f_{\rm T}$ . Decreasing  $\rho_{\rm sh0}$  by a factor of 10 from  $10^{13}$  to  $10^{12}$  cm<sup>-2</sup> causes an increase in  $f_{\rm T}$  again by a factor of almost 10.

Calculations assuming varying mobility and series resistances resulted, as expected, in increased cutoff frequencies for enhanced mobilities and decreased series resistances. It should be noted that the  $f_{\rm T}$ 's in Fig. 8 have been calculated for zero  $V_{\rm GS-top}$  which is not the optimum gate bias. The trends observed in Fig. 8, however, are representative.

### V. CONCLUSION

A model for the calculation of the dc and small-signal behavior of GFETs has been presented. The model is an extension of the approach proposed in Refs. 8 and 12. Most importantly, we have included a correct modeling of the quantum capacitance and the channel charge, and have developed a framework for the modeling of the small-signal behavior of GFETs. Using the new model, the I-V characteristics, the small-signal parameters, and the cutoff frequency of GFETs have been calculated. The modeled output characteristics show very good agreement with experimental data and reproduce the peculiar saturation behavior of GFETs properly. Based on the new dc model, the elements of the small-signal equivalent circuit and the cutoff frequency of GFETs have been calculated. We found that the cutoff frequency plotted versus the drain-source voltage shows a narrow peak that coincides with the inflection point of the output characteristics. The  $f_{\rm T}$ - $V_{\rm DS}$  dependence of the investigated GFET is different from conventional field-effect transistors such as Si MOSFETs and III-V high electron mobility transistors that usually show a wide plateau of  $f_T$  in the saturation region. The peculiar saturation behavior of GFETs leads to the situation that they cannot exploit their inherent speed potential effectively. The rise of  $f_T$  abruptly diminishes for drain voltages beyond the inflection point of the output characteristics due to the decreasing transconductance and increasing drain conductance. This effect seriously limits the speed performance of GFETs. On the other hand it has been shown that by reducing the gate length, the residual carrier sheet concentration, and series resistances, as well as by increasing the mobility significant improvements of the cutoff frequency are possible.

### **ACKNOWLEDGMENT**

This work has been financially supported by the 2008–2009 Excellence Research Grant of Technische Universität Ilmenau (Grant No. 21410671).

- <sup>6</sup>M. C. Lemme, T. J. Echtermeyer, M. Baus, and H. Kurz, IEEE Electron Device Lett. **28**, 282 (2007).
- <sup>7</sup>X. Wang, Y. Ouyang, X. Li, H. Wang, J. Guo, and H. Dai, Phys. Rev. Lett. 100, 206803 (2008).
- <sup>8</sup>I. Meric, M. Y. Han, A. F. Young, B. Ozyilmaz, P. Kim, and K. L. Shepard, Nat. Nanotechnol. 3, 654 (2008).
- <sup>9</sup>J. Kedzierski, P.-L. Hsu, A. Reina, J. Kong, P. Healey, P. Wyatt, and C. Keast, IEEE Electron Device Lett. **30**, 745 (2009).
- <sup>10</sup>Y.-M. Lin, C. Dimitrakopoulos, K. A. Jenkins, D. B. Farmer, H.-Y. Chiu, A. Grill, and Ph. Avouris, Science 327, 662 (2010).
- <sup>11</sup>J. S. Moon, D. Curtis, M. Hu, D. Wong, C. McGuire, P. M. Campbell, G. Jernigan, J. L. Tedesco, B. VanMill, R. Myers-Ward, C. Eddy, Jr., and D. K. Gaskill, IEEE Electron Device Lett. 30, 650 (2009).
- <sup>12</sup>I. Meric, N. Baklitskaya, P. Kim, and K. L. Shepard, Tech. Dig. Int. Electron Devices Meet. 2008, 21.2.
- <sup>13</sup>M. Han, B. Özyilmaz, Y. Zhang, and P. Kim, Phys. Rev. Lett. 98, 206805 (2007).
- <sup>14</sup>D. Gunlycke and C. T. White, Phys. Rev. B 77, 115116 (2008).
- <sup>15</sup>X. Li, X. Wang, L. Zhang, S. Lee, and H. Dai, Science **319**, 1229 (2008).
- <sup>16</sup>F. Schwierz, "Graphene transistors," Nat. Nanotechnol. (to be published).
- <sup>17</sup>G. Liang, N. Neophytos, D. E. Nikonov, and M. S. Lundstrom, IEEE Trans. Electron Devices **54**, 677 (2007).
- <sup>18</sup>D. Basu, M. J. Gilbert, L. F. Register, S. K. Banerjee, and A. H. Mac-Donald, Appl. Phys. Lett. **92**, 042114 (2008).
- <sup>19</sup>Y. Yoon, G. Fiori, S. Hong, G. Iannaccone, and J. Guo, IEEE Trans. Electron Devices 55, 2314 (2008).
- <sup>20</sup>Y. Ouyang, P. Campbell, and J. Guo, Appl. Phys. Lett. **92**, 063120 (2008).
- <sup>21</sup>S. Takagi and A. Toriumi, IEEE Trans. Electron Devices **42**, 2125 (1995).
- <sup>22</sup>T. Fang, A. Konar, H. Xing, and D. Jena, Appl. Phys. Lett. **91**, 092109 (2007).
- <sup>23</sup>Z. Chen and J. Appenzeller, Tech. Dig. Int. Electron Devices Meet. 2008, 21.1.
- <sup>24</sup>J. Martin, N. Akerman, G. Ulbricht, T. Lohmann, J. H. Smet, K. von Klitzing, and A. Yacoby, Nat. Phys. 4, 144 (2008).
- <sup>25</sup>A. Akturk and N. Goldsman, J. Appl. Phys. **103**, 053702 (2008).
- <sup>26</sup>J. Chauhan and J. Guo, Appl. Phys. Lett. **95**, 023120 (2009).
- <sup>27</sup>R. S. Shishir and D. K. Ferry, J. Phys.: Condens. Matter 21, 344201 (2009).
- <sup>28</sup>J.-H. Chen, C. Jang, M. Ishigami, S. Xiao, W. G. Cullen, E. D. Williams, and M. S. Fuhrer, Solid State Commun. 149, 1080 (2009).
- <sup>29</sup>F. Schwierz and J. J. Liou, Modern Microwave Transistors—Theory, Design, and Performance (Wiley, New York, 2003).
- <sup>30</sup>P. J. Tasker and B. Hughes, IEEE Electron Device Lett. **10**, 291 (1989).
- <sup>31</sup>F. Schwierz, H. Wong, and J. J. Liou, *Nanometer CMOS* (Pan Stanford, Singapore, 2010).
- <sup>32</sup>Y. Wu, P. D. Ye, M. A. Capano, T. Shen, Y. Xuan, Y. Sui, M. Qi, and J. A. Cooper, Jr., *Proceedings of the International Semiconductor Device Research Symposium* (IEEE, New York, 2007).
- <sup>33</sup>J. Kedzierski, P.-L. Hsu, P. Healey, P. W. Wyatt, C. L. Keast, M. Sprinkle, C. Berger, and W. A. de Heer, IEEE Trans. Electron Devices 55, 2078 (2008).

<sup>&</sup>lt;sup>1</sup>K. S. Novoselov, A. K. Geim, S. V. Morozov, D. Jiang, Y. Zhang, S. V. Dubonos, I. V. Grigorieva, and A. A. Firsov, Science **306**, 666 (2004).

<sup>&</sup>lt;sup>2</sup>A. K. Geim and K. S. Novoselov, Nature Mater. **6**, 183 (2007).

<sup>&</sup>lt;sup>3</sup>J.-H. Chen, C. Jang, S. Xiao, M. Ishigami, and M. S. Fuhrer, Nat. Nanotechnol. 3, 206 (2008).

<sup>&</sup>lt;sup>4</sup>S. V. Morozov, K. S. Novoselov, M. I. Katsnelson, F. Schedin, D. C. Elias, J. A. Jaszczak, and A. K. Geim, Phys. Rev. Lett. **100**, 016602 (2008).

<sup>&</sup>lt;sup>5</sup>F. Chen, J. Xia, D. K. Ferry, and N. Tao, Nano Lett. 9, 2571 (2009).